# CE100 Lab Report 5

**Multiplication Game** 

Student Name: Armando Silva

Tutor: Dawn Hustig-Schultz

Lab Sec: TTH 2:00pm-4:00pm

Date: February 19th, 2016

#### Description:

The purpose of this lab was to get familiar with the implementation of state machines as well as using counters to display the score, increment of score or decrement of score. Using the logic learned in class, I was expected to build a state machine with Verilog, use a comparator, random number generator, a ring counter to control the 7-segment displays, a selector to choose one out of four 4-bit buses to display, and logic to display the cathodes when properly needed. Once we have all these components, I assembled state machine that helps control the state of my "multiplication" game that counts up each time Push Button 2 is pressed when the switches correspond to the binary number of the hex number displayed, and counts up number of wrongs if the user got the binary number wrong.

#### Part A: Random Number Generator

Essentially this symbol is to generate the two random 4-bit values that are to be multiplied. I used what was given to me from a figure on the class website, where 8 FDE flip flops were involved and an xor of input R0, R5, R6, R7.



Figure 1: The LFSR (Random Number Generator)

#### Part B: Counters

The second part of the lab was to create counters that hold values for our user to know their stat, both correct and incorrect. The follow schematic on Figure 2 was how I went about using my counters. I used three CB4Res, where the first was to count time using quarter seconds, at the end of that 4-bit, also known as TC, was when I knew four seconds had gone by to display or hold to show the values. The second CB4RE was my right increment, the third one works exactly the same, however it is for the number of times wrong. I used RightInc and WrongInc to be when I count into these clocks. The CE are high in different states of the state machine, to be discussed further in my lab.



Figure 2: The counters (Qsec, Number Right, Number Wrong)

## Part C: Multiplier

The third part of this lab is to use my 4-bit multiplier from my previous lab called stage. I use this to multiply the two random 4-bit numbers and then use COMP8 to compare the 8-bit with the switches to determine whether or not the user is matching the switches with the multiplied number.



Figure 3: Stage (My multiplier from lab 4)

#### Part D: Display

The next part of the lab was to display all four digits of the 7 segment display, this is reusing my ring counter and selector. The only difference from the last lab was that I sent in different bits to the selector; where first 4 were from my Number Right counter, second was the first 4-bit number, third was the Number wrong counter, and lastly was the second 4-bit number.



Figure 4: Ring Counter, Selector, 7-hex, and bottom left are the 15 bits to selector input

#### Part E: State Machine

As stated, "the heart", of my design came from my state machine. Here I built the components to work together where I take in four inputs and output eight outputs that were used in my other symbols. I had 5 states where, in my lab report and looking at my Verilog code, one can see the state automaton that I created for the functionality to work.



Figure 5: The state machine with the ff5

```
module statemachine(
21
        input GO,
22
        input ANSWER,
23
        input FourSecs,
24
25
        input Correct,
26
        output RightInc,
27
        output WrongInc,
        output ResetTime,
28
        output RunLFSR,
29
        output ShowNums,
30
        output FlashRight,
31
        output FlashWrong,
32
        output ShowStats,
33
34
        input [4:0] PS,
35
        output [4:0] NS
36
       wire idle, start, yescorrect, notcorrect, final;
37
       wire next idle, next start, next yescorrect, next notcorrect, next final;
38
39
       assign idle = PS[0];
40
       assign start = PS[1];
41
       assign yescorrect = PS[2];
assign notcorrect = PS[3];
42
43
44
       assign final = PS[4];
45
       assign NS[0] = next idle;
46
       assign NS[1] = next_start;
47
       assign NS[2] = next yescorrect;
48
       assign NS[3] = next_notcorrect;
assign NS[4] = next_final;
49
50
51
52
       assign next_idle = idle&~GO | final&FourSecs;
53
       assign next_start = idle&GO | start&~ANSWER;
       assign next_yescorrect = start&ANSWER&Correct | yescorrect&~FourSecs;
54
       assign next notcorrect = start&ANSWER&~Correct | notcorrect&~FourSecs;
55
       assign next_final = final&~FourSecs | notcorrect&FourSecs | yescorrect&FourSecs;
56
57
58
       assign RightInc = yescorrect&FourSecs;
59
       assign WrongInc = notcorrect&FourSecs;
60
       assign ResetTime = start&ANSWER&~Correct | start&ANSWER&Correct | yescorrect&FourSecs | notcorrect&FourSecs;
61
       assign RunLFSR = idle&~GO;
       assign ShowNums = idle&GO | start&~ANSWER;
62
       assign FlashWrong = notcorrect&~FourSecs;
63
       assign FlashRight = yescorrect&~FourSecs;
64
       assign ShowStats = startsANSWERsCorrect | startsANSWERs~Correct | finals~FourSecs;
65
66
```

Figure 6: State Machine created in Verilog



Figure 7: The simulation of my Top Level design



Figure 8: The clk that was provided to us by Martine



Figure 9: My Top Schematic

## Conclusion:

Ultimately this lab showed me how to comprehend state machines. With this I was able to process the logic behind states and transitions, along with counters and clocks.

## Notebook:







